Part Number Hot Search : 
5ST89 IS42S BYW81HR 07416 15700 NSS4020 LCA127LS 20N60
Product Description
Full Text Search
 

To Download HM62V16102LBPI-XX Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
  preliminary: the specification of this device are subject to change without notice. please contact your nearest hitachis sales dept. regarding specification. hm62v16102i series wide temperature range version 16 m sram (1-mword 16-bit) ade-203-1248a(z) preliminary rev. 0.1 sep. 27, 2001 description the hitachi hm62v16102i series is 16-mbit static ram organized 1-mword 16-bit. hm62v16102i series has realized higher density, higher performance and low power consumption by employing hi-cmos process technology. it offers low power standby power dissipation; therefore, it is suitable for battery backup systems. it is packaged in 48 bumps chip size package with 0.75 mm bump pitch for high density surface mounting. features ? single 2.5 v and 3.0 v supply: 2.2 v to 3.6 v ? fast access time: 25/35 ns (max) ? page access time: 15/20 ns (max) ? power dissipation: ? active: tbd (typ) ? standby: 1.5 w (typ) ? completely static memory. ? no clock or timing strobe required ? equal access and cycle times ? common data input and output. ? three state output ? battery backup operation. ? 2 chip selection for battery backup ? temperature range: C40 to +85 c
hm62v16102i series 2 ordering information type no. access time package hm62v16102lbpi-2 hm62v16102lbpi-3 25 ns 35 ns 48-bumps csp with 0.75 mm bump pitch (tbd) hm62v16102lbpi-2sl hm62v16102lbpi-3sl 25 ns 35 ns
hm62v16102i series 3 pin arrangement (top view) 48-bumps csp a b c d e f g h 1 2 3 4 5 6 lb i/o8 i/o9 v ss v cc i/o14 i/o15 a18 oe ub i/o10 i/o11 i/o12 i/o13 a19 a8 a3 a5 a17 v ss a14 a0 a12 a9 a1 a4 a6 a7 a16 a15 a13 a10 a2 cs1 i/o1 i/o3 i/o4 i/o5 we a11 cs2 i/o0 i/o2 v cc v ss i/o6 i/o7 nu pin description pin name function a0 to a19 address input i/o0 to i/o15 data input/output cs1 chip select 1 cs2 chip select 2 we write enable oe output enable lb lower byte select ub upper byte select v cc power supply v ss ground nu* 1 not used (test mode pin) note: 1. this pin should be connected to a ground (v ss ), or not be connected (open).
hm62v16102i series 4 block diagram tbd
hm62v16102i series 5 operation table cs1 cs2 we oe ub lb i/o0 to i/o7 i/o8 to i/o15 operation h high-z high-z standby l high-z high-z standby h h high-z high-z standby l h h l l l dout dout read l h h l h l dout high-z lower byte read l h h l l h high-z dout upper byte read lhl l l din din write lhl h l din high-z lower byte write lhl l h high-z din upper byte write lhhh high-z high-z output disable note: h: v ih , l: v il , : v ih or v il absolute maximum ratings parameter symbol value unit power supply voltage relative to v ss v cc C0.5 to + 4.6 v terminal voltage on any pin relative to v ss v t C0.5* 1 to v cc + 0.3* 2 v power dissipation p t 1.0 w storage temperature range tstg C55 to +125 c storage temperature range under bias tbias C40 to +85 c notes: 1. v t min: C2.0 v for pulse half-width 10 ns. 2. maximum voltage is +4.6 v. dc operating conditions parameter symbol min typ max unit note supply voltage v cc 2.2 2.5/3.0 3.6 v v ss 000v input high voltage v ih 0.75 v cc v cc + 0.3 v input low voltage v il C0.3 0.25 v cc v1 ambient temperature range ta C40 85 c note: 1. v il min: C2.0 v for pulse half-width 10 ns.
hm62v16102i series 6 dc characteristics parameter symbol min typ * 1 max unit test conditions input leakage current |i li | 1 a vin = v ss to v cc output leakage current |i lo | 1 a cs1 = v ih or cs2 = v il or oe = v ih or we = v il or l b = ub =v ih , v i/o = v ss to v cc operating current i cc 1ma cs1 = 0.2 v, cs2 = v cc C 0.2 v, others = v cc C 0.2 v/0.2 v, i i/o = 0 ma average operating current i cc1 50 ma min. cycle, duty = 100%, i i/o = 0 ma, cs1 = v il , cs2 = v ih , others = v ih /v il i cc2 15 ma cycle time = 70 ns, duty = 100%, i i/o = 0 ma, cs1 = 0.2 v, cs2 = v cc C 0.2 v, others = v cc C 0.2 v/0.2 v i cc3 5 ma cycle time = 1 s, duty = 100%, i i/o = 0 ma, cs1 0.2 v, cs2 3 v cc C 0.2 v v ih 3 v cc C 0.2 v, v il 0.2 v standby current i sb1 * 2 0.5 30 a 0 v vin (1) 0 v cs2 0.2 v or (2) cs1 3 v cc C 0.2 v, cs2 3 v cc C 0.2 v or (3) lb = ub 3 v cc C 0.2 v, cs2 3 v cc C 0.2 v, cs1 0.2 v i sb1 * 3 0.5 5 a output high voltage v cc = 2.7 v to 3.6 v v oh 2.2 v i oh = C1 ma v cc = 2.2 v to 3.6 v v oh v cc C 0.2 v i oh = C100 a output low voltage v cc = 2.7 v to 3.6 v v ol 0.4 v i ol = 2 ma v cc = 2.2 v to 3.6 v v ol 0.2 v i ol = 100 a notes: 1. typical values are at v cc = 2.5 v/3.0 v, ta = +25 c and not guaranteed. 2. this characteristic is guaranteed only for l-version. 3. this characteristic is guaranteed only for l-sl version.
hm62v16102i series 7 capacitance (ta = +25 c, f = 1.0 mhz) parameter symbol min typ max unit test conditions note input capacitance cin 8 pf vin = 0 v 1 input/output capacitance c i/o 10 pf v i/o = 0 v 1 note: 1. this parameter is sampled and not 100% tested.
hm62v16102i series 8 ac characteristics (ta = C40 to +85 c, v cc = 2.2 v to 3.6 v, unless otherwise noted.) test conditions ? input pulse levels: v il = 0 v, v ih = v cc ? input rise and fall time: 3 ns ? input and output timing reference levels: 0.5 v cc ? output load: see figures (including scope and jig) dout 30pf r1 v tm v tm = v cc r2 r1 = 3000 w r2 = 3000 w
hm62v16102i series 9 read cycle hm62v16102i -2 -3 parameter symbol min max min max unit notes read cycle time t rc 2535ns address access time t aa 25 35 ns chip select access time t acs1 25 35 ns t acs2 25 35 ns output enable to output valid t oe 15 20 ns output hold from address change t oh 55 ns lb , ub access time t ba 25 35 ns chip select to output in low-z t clz1 5 5 ns 2, 3 t clz2 5 5 ns 2, 3 lb , ub enable to low-z t blz 5 5 ns 2, 3 output enable to output in low-z t olz 3 3 ns 2, 3 chip deselect to output in high-z t chz1 0 12 0 15 ns 1, 2, 3 t chz2 0 12 0 15 ns 1, 2, 3 lb , ub disable to high-z t bhz 0 12 0 15 ns 1, 2, 3 output disable to output in high-z t ohz 0 12 0 15 ns 1, 2, 3 page mode cycle hm62v16102i -2 -3 parameter symbol min max min max unit notes page read cycle time t pc 1520ns page address access time t pa 15 20 ns
hm62v16102i series 10 write cycle hm62v16102i -2 -3 parameter symbol min max min max unit notes write cycle time t wc 2535ns address valid to end of write t aw 2030ns chip selection to end of write t cw 2030ns5 write pulse width t wp 2025ns4 lb , ub valid to end of write t bw 2030ns address setup time t as 0 0 ns 6 write recovery time t wr 0 0 ns 7 data to write time overlap t dw 1515ns data hold from write time t dh 00 ns output active from end of write t ow 5 5 ns 2 output disable to output in high-z t ohz 0 12 0 15 ns 1, 2 write to output in high-z t whz 0 12 0 15 ns 1, 2 notes: 1. t chz , t ohz , t whz and t bhz are defined as the time at which the outputs achieve the open circuit conditions and are not referred to output voltage levels. 2. this parameter is sampled and not 100% tested. 3. at any given temperature and voltage condition, t hz max is less than t lz min both for a given device and from device to device. 4. a write occures during the overlap of a low cs1 , a high cs2, a low we and a low lb or a low ub . a write begins at the latest transition among cs1 going low, cs2 going high, we going low and lb going low or ub going low. a write ends at the earliest transition among cs1 going high, cs2 going low, we going high and lb going high or ub going high. t wp is measured from the beginning of write to the end of write. 5. t cw is measured from the later of cs1 going low or cs2 going high to the end of write. 6. t as is measured from the address valid to the beginning of write. 7. t wr is measured from the earliest of cs1 or we going high or cs2 going low to the end of write cycle.
hm62v16102i series 11 timing waveform read cycle t aa t acs1 t acs2 t clz2 t clz1 t blz t ba t oh t rc valid data address dout valid address high impedance cs1 cs2 lb , ub oe * 1, 2, 3 * 1, 2, 3 * 2, 3 * 2, 3 * 2, 3 * 1, 2, 3 t olz * 2, 3 * 1, 2, 3 t oe t chz1 t chz2 t bhz t ohz
hm62v16102i series 12 page mode cycle a0 to a2 1st read       cs1 dout oe     = v ih or v il   t rc page read t pc t pc high-z   n o   n o   n o valid data t aa t aa t pa t pa t oh t oh t acs t oe  " # + valid data   n o   n o valid data valid data " # +    %   % valid address   n o valid address t pc t pa t oh   n o valid address a3 to a19       valid address    t olz t clz valid address
hm62v16102i series 13 write cycle (1) ( we clock) address we t wc t aw t wp * 4 t wr * 7 t cw * 5 t cw * 5 t bw t as * 6 t ow * 2 t whz * 1, 2 t dw t dh valid address valid data cs1 lb , ub dout din high impedance cs2
hm62v16102i series 14 write cycle (2) ( cs clock, oe = v ih ) address we t wc t aw t wp * 4 t wr * 7 t cw * 5 t cw * 5 t bw t as * 6 t dw t dh valid address valid data lb , ub dout din high impedance cs2 cs1
hm62v16102i series 15 write cycle (3) ( lb , ub clock, oe = v ih ) address we t wc t aw t wp * 4 t cw * 5 t cw * 5 t bw t wr * 7 t dw t dh valid address valid data lb , ub dout din high impedance cs2 cs1 t as * 6
hm62v16102i series 16 low v cc data retention characteristics (ta = C40 to +85 c) parameter symbol min typ * 4 max unit test conditions * 3 v cc for data retention v dr 1.2 3.6 v vin 3 0v (1) 0 v cs2 0.2 v or (2) cs2 3 v cc C 0.2 v, cs1 3 v cc C 0.2 v or (3) lb = ub 3 v cc C 0.2 v, cs2 3 v cc C 0.2 v, cs1 0.2 v data retention current i ccdr * 1 0.5 30 a v cc = 1.5 v, vin 3 0v (1) 0 v cs2 0.2 v or (2) cs2 3 v cc C 0.2 v, cs1 3 v cc C 0.2 v or (3) lb = ub 3 v cc C 0.2 v, cs2 3 v cc C 0.2 v, cs1 0.2 v i ccdr * 2 0.5 5 a chip deselect to data retention time t cdr 0 ns see retention waveform operation recovery time t r t rc * 5 ns notes: 1. this characteristic is guaranteed only for l-version. 2. this characteristic is guaranteed only for l-sl version. 3. cs2 controls address buffer, we buffer, cs1 buffer, oe buffer, lb , ub buffer and din buffer. if cs2 controls data retention mode, vin levels (address, we , oe , cs1 , lb , ub , i/o) can be in the high impedance state. if cs1 controls data retention mode, cs2 must be cs2 3 v cc C 0.2 v or 0 v cs2 0.2 v. the other input levels (address, we , oe , lb , ub , i/o) can be in the high impedance state. 4. typical values are at v cc = 1.5 v, ta = +25?c and not guaranteed. 5. t rc = read cycle time.
hm62v16102i series 17 low v cc data retention timing waveform (1) ( cs1 controlled) cc v 2.2 v v 0 v cs1 t cdr t r cs1 v ?0.2 v cc 3 dr ih v data retention mode low v cc data retention timing waveform (2) (cs2 controlled) cc v 2.2 v v 0 v cs2 cdr t r 0 v cs2 0.2 v dr il v data retention mode t < < low v cc data retention timing waveform (3) ( lb , ub controlled) cc v 2.2 v v 0 v lb , ub t cdr t r lb , ub v ?0.2 v cc 3 dr ih v data retention mode
hm62v16102i series 18 package dimensions hm62v16102lbpi series (tbd) tbd
hm62v16102i series 19 cautions 1. hitachi neither warrants nor grants licenses of any rights of hitachis or any third partys patent, copyright, trademark, or other intellectual property rights for information contained in this document. hitachi bears no responsibility for problems that may arise with third partys rights, including intellectual property rights, in connection with use of the information contained in this document. 2. products and product specifications may be subject to change without notice. confirm that you have received the latest product standards or specifications before final design, purchase or use. 3. hitachi makes every attempt to ensure that its products are of high quality and reliability. however, contact hitachis sales office before using the product in an application that demands especially high quality and reliability or where its failure or malfunction may directly threaten human life or cause risk of bodily injury, such as aerospace, aeronautics, nuclear power, combustion control, transportation, traffic, safety equipment or medical equipment for life support. 4. design your application so that the product is used within the ranges guaranteed by hitachi particularly for maximum rating, operating supply voltage range, heat radiation characteristics, installation conditions and other characteristics. hitachi bears no responsibility for failure or damage when used beyond the guaranteed ranges. even within the guaranteed ranges, consider normally foreseeable failure rates or failure modes in semiconductor devices and employ systemic measures such as fail-safes, so that the equipment incorporating hitachi product does not cause bodily injury, fire or other consequential damage due to operation of the hitachi product. 5. this product is not designed to be radiation resistant. 6. no one is permitted to reproduce or duplicate, in any form, the whole or part of this document without written approval from hitachi. 7. contact hitachis sales office for any questions regarding this document or hitachi semiconductor products. hitachi, ltd. semiconductor & integrated circuits nippon bldg., 2-6-2, ohte-machi, chiyoda-ku, tokyo 100-0004, japan tel: (03) 3270-2111 fax: (03) 3270-5109 copyright ?hitachi, ltd., 2001. all rights reserved. printed in japan. hitachi asia ltd. hitachi tower 16 collyer quay #20-00 singapore 049318 tel : <65>-538-6533/538-8577 fax : <65>-538-6933/538-3877 url : http://semiconductor.hitachi.com.sg url http://www.hitachisemiconductor.com/ hitachi asia ltd. (taipei branch office) 4/f, no. 167, tun hwa north road hung-kuo building taipei (105), taiwan tel : <886>-(2)-2718-3666 fax : <886>-(2)-2718-8180 telex : 23222 has-tp url : http://www.hitachi.com.tw hitachi asia (hong kong) ltd. group iii (electronic components) 7/f., north tower world finance centre, harbour city, canton road tsim sha tsui, kowloon hong kong tel : <852>-(2)-735-9218 fax : <852>-(2)-730-0281 url : http://semiconductor.hitachi.com.hk hitachi europe gmbh electronic components group dornacher stra? 3 d-85622 feldkirchen postfach 201,d-85619 feldkirchen germany tel: <49> (89) 9 9180-0 fax: <49> (89) 9 29 30 00 hitachi europe ltd. electronic components group whitebrook park lower cookham road maidenhead berkshire sl6 8ya, united kingdom tel: <44> (1628) 585000 fax: <44> (1628) 585200 hitachi semiconductor (america) inc. 179 east tasman drive san jose,ca 95134 tel: <1> (408) 433-1990 fax: <1>(408) 433-0223 for further information write to: colo p hon 5.0


▲Up To Search▲   

 
Price & Availability of HM62V16102LBPI-XX

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X